Senior FPGA Developer – Low latency hardware design
Global Quantitative Trading Firm – Industry leading compensation
London – Hybrid (4 days onsite / 1 remote)
Quant Capital is hiring on behalf of a leading trading firm that is building a new specialist FPGA engineering team. This is a greenfield opportunity to design and deliver high-performance hardware platforms used in latency-critical environments. The team is being established to take full ownership of FPGA development previously handled across other functions.
This role is ideal for an FPGA engineer who can move beyond textbook RTL, write hardware-aware designs, and has strong instincts around speed, area, and resource optimisation.
Role Overview
You’ll be working on complex, high-throughput designs deployed to large FPGAs. Expect to handle fast I/O (Ethernet, PCIe, external memory), deep pipelines, and high-density logic. The team uses Verilog/SystemVerilog, leverages Cocotb/Verilator for testing, and applies formal methods selectively. You’ll collaborate closely with software and ASIC teams to extend existing platforms and deliver new high-impact projects.
This role offers scope for ownership from day one, with a long-term roadmap and autonomy over architecture, implementation, and methodology.
Key Responsibilities
What You’ll NeedDeep experience in Verilog or SystemVerilog
Nice to Have
Why Apply?
All applications are handled in strict confidence – your profile will never be shared without your consent.